up to 63.8 dB | up to 10.3 LS # M3i.32xx - 12 bit digitizer up to 500 MS/s - Up to 500 MS/s on one channel or 250 MS/s on two channels - Simultaneously sampling on all channels - Separate monolithic ADC and amplifier per channel - 6 input ranges: ±200 mV up to ±10 V - Up to 2 synchronous digital channels with multi-purpose I/O - Up to 1 GSample (2 GByte) on-board memory - 256 MSample standard memory installed - Window, re-arm, OR/AND trigger - Synchronization of up to 8 cards per system - Features: Streaming, Multiple Recording, Timestamps, ABA mode - 66 MHz 32 bit PCI-X interface - 5V / 3.3V PCI compatible - 100% compatible to conventional PCI > V2.1 - Sustained streaming mode up to 245 MB/s - 2.5 GBit x1 PCle Interface - Works with x1/x4/x8/x16\* PCle slots - Software compatible to PCI - Sustained streaming mode up to 160 MB/s ## **Operating Systems** - Windows XP, Vista, 7, 8, 10 - Linux Kernel 2.4, 2.6, 3.x, 4.x - Windows/Linux 32 and 64 bit #### **Recommended Software** - Visual Basic, Visual C++, Borland Delphy + C++ Builder, GNU C++, VB.NET, C#, J#, Java, Python - SBench 6 #### **Drivers** - MATLAB - LabVIEW - LabWindows/CVI | Model | 1 channel | 2 channels | |----------|-----------|------------| | M3i.3220 | 250 MS/s | | | M3i.3221 | 250 MS/s | 250 MS/s | | M3i.3240 | 500 MS/s | | | M3i.3242 | 500 MS/s | 250 MS/s | # **General Information** The 4 models of the M3i.32xx series are designed for the fast and high quality data acquisition. Each of the input channels has its own monolithic A/D converter and its own programmable input amplifier. This allows to record signals simultaneously on both channels with 12 bit resolution without any phase delay between them. The extremely large on-board memory allows long time recording even with the highest sampling rates. All boards of the M3i.32xx series may use the whole installed on-board memory for the currently activated number of channels. A FIFO mode is also integrated on the board. This allows the acquisition of data continuously for online processing or for data storage to hard disk. <sup>\*</sup>Some x16 PCle slots are for the use of graphic cards only and can not be used for other cards. # **Software Support** #### Windows drivers The cards are delivered with drivers for Windows XP and Vista (32 bit), as well as Windows 7, Windows 8 and Windows 10 (32 bit and 64 bit). Programming examples for Visual C++, Borland C++ Builder, LabWindows/CVI, Borland Delphi, Visual Basic, VB.NET, C#, J#, Python, Java and IVI are included. #### **Linux Drivers** All cards are delivered with full Linux support. Pre compiled kernel modules are included for the most common distributions like RedHat, Fedora, Suse, Ubuntu LTS or Debian. The Linux support includes SMP systems, 32 bit and 64 bit systems, versatile programming examples for Gnu C++, Python as well as the possibility to get the driver sources for your own compilation. ## SBench 6 A base license of SBench 6, the easy-to-use graphical operating software for Spectrum cards, is included in the delivery. The base license makes it is possible to test the card, display acquired data and make some basic measurements. It's a valuable tool for checking the card's performance and assisting with the unit's initial setup. The cards also come with a demo license for the SBench 6 professional version. This license gives the user the opportunity to test the additional features of the professional version with their hardware. The professional version contains several advanced measurement functions, such as FFTs and X/Y display, import and export utilities as well as support for all acquisition modes including data streaming. Data streaming allows the cards to continuously acquire data and transfer it directly to the PC RAM or hard disk. SBench 6 has been optimized to handle data files of several GBytes. SBench 6 runs under Windows as well as Linux (KDE, GNOME and Unity) operating systems. A test version of SBench 6 can be downloaded directly over the internet and can run the professional version in a simulation mode without any hardware installed. Existing customers can also request a demo license for the professional version from Spectrum. More details on SBench 6 can be found in the SBench 6 data sheet. # **Third-party Software Products** Most popular third-party software products, such as LabVIEW, MATLAB or LabWindows/CVI are supported. All drivers come with examples and detailed documentation. # **Hardware features and options** # PCI/PCI-X The cards with PCI/PCI-X bus connector use 32 Bit and up to 66 MHz clock rate for data transfer. They are 100% compatible to Conventional PCI > V2.1. The universal interface allows the use in PCI slots with 5 V I/O and 3.3 V I/O voltages as well as in PCI- X or PCI 64 slots. The maximum sustained data transfer rate is 245 MByte/s per bus segment. #### **PCI Express** The cards with PCI Express use a x1 PCIe connector. They can be used in PCI Express x1/x4/x8/x16 slots, except special graphic card slots, and are 100% software compatible to Conventional PCI > V2.1. The maximum sustained data transfer rate is 160 MByte/s per slot. #### **SMA** connectors As an alternative to the standard SMB and MMCX connections the card can also be equipped with SMA connectors. The SMA connections are available for the analog input signals (option -SMAM) or for the analog inputs as well as for two of the additional connections (option -SMA). These connections must be defined on the purchase order of the -SMA option and can be a selection of: Trig-In, Trig-Out, Multi-Purpose XO, Clk-In, Clk- Out. # **Input Amplifier** The analog inputs can be adapted to real world signals using a wide variety of settings that are individual for each channel. By using software commands the input termination can be changed between 50 Ohm and 1 MOhm, one can select a matching input range and the signal offset can be compensated by programmable AC coupling. #### Software selectable input path For each of the analog channels the user has the choice between two analog input paths. The "Buffered" path offers the highest flexibility when it comes to input ranges and termination. A software programmable 50 Ohm and 1 MOhm termination also allows to connect standard oscilloscope probes to the card. The "50 Ohm" path on the other hand provides the highest bandwidth and the best signal integrity with a fewer number of input ranges and a fixed 50 Ohm termination. # Software selectable lowpass filter Each analog channel contains a software selectable low-pass filter to limit the input bandwidth. Reducing the analog input bandwidth results in a lower total noise and can be useful especially with low voltage input signals. # **Automatic on-board calibration** Every channel of each card is calibrated in the factory before the board is shipped. However, to compensate for environmental variations like PC power supply, temperature and aging the software driver includes routines for automatic offset and gain calibration. This calibration is performed on all input ranges of the "Buffered" path and uses a high precision onboard calibration reference. ## **Digital inputs** This option acquires additional synchronous digital channels phasestable with the analog data. A maximum of 2 additional digital inputs are available on the front plate of the card using the $\overline{\text{multi-purpose}}$ I/O lines. #### Ring buffer mode The ring buffer mode is the standard mode of all oscilloscope instruments. Digitized data is continuously written into a ring memory until a trigger event is detected. After the trigger, post-trigger samples are recorded and pre-trigger samples can also be stored. The number of pre-trigger samples available simply equals the total ring memory size minus the number of post trigger samples. #### FIFO mode The FIFO mode is designed for continuous data transfer between measurement board and PC memory (up to 245 MB/s on a PCI-X slot, up to 125 MB/s on a PCI slot and up to 160 MB/s on a PCIe slot) or hard disk. The control of the data stream is done automatically by the driver on interrupt request. The complete installed onboard memory is used for buffer data, making the continuous streaming extremely reliable. ## **Channel trigger** The digitizers offer a wide variety of trigger modes. These include a standard triggering mode based on a signals level and slope, like that found in most oscilloscopes. It is also possible to define a window mode, with two trigger levels, that enables triggering when signals enter or exit the window. Each input has its own trigger circuit which can be used to setup conditional triggers based on logical AND/OR patterns. All trigger modes can be combined with a re-arming mode for accurate trigger recognition even on noisy signals #### **External trigger input** All boards can be triggered using an external analog or digital signal. It's possible to use positive or negative edge. As two analog comparators are used, one can also define a window trigger, a hysteresis trigger or a re-arm trigger. # **Universal Multi-Purpose I/Os** All M3i cards offer two universal multi-purpose I/O lines, which can be separately programmed as either input or output. These lines can be used as additional TTL trigger inputs for more complex trigger conditions. Additionally these lines can also be used to acquire digital data synchronously with the analog data (see Digital Inputs). When used as outputs, these lines can be used to output card status signals like trigger-armed or to output the trig- ger to synchronize external equipment. # **Multiple Recording** The Multiple Recording mode allows the recording of several trigger events with an extremely short re-arming time. The hardware doesn't need to be restarted in be- tween. The on-board memory is divided in several segments of the same size. Each of them is filled with data if a trigger event occurs. Pre- and posttrigger of the segments can be programmed. The number of acquired segments is only limited by the used memory and is unlimited when using FIFO mode. #### **ABA** mode The ABA mode combines slow continuous data recording with fast acquisition on trigger events. The ABA mode works like a slow data logger combined with a fast digitizer. The exact position of the trigger events is stored as timestamps in an extra memory. #### **Timestamp** The timestamp function writes the time positions of the trigger events in an extra memory. The timestamps are relative to the start of recording, a defined zero time, ex- ternally synchronized to a radio clock, an IRIG-B a GPS receiver. Using the external synchronization gives a precise time relation for acquisitions of systems on different locations. ## **External clock input and output** Using a dedicated connector a sampling clock can be fed in from an external system. Additionally it's also possible to output the internally used sampling clock on a separate connector to synchronize external equipment to this clock. # Reference clock The option to use a precise external reference clock (normally 10 MHz) is necessary to synchronize the instrument for high-quality measurements with external equipment (like a signal source). It's also possible to enhance the quality of the sampling clock in this way. The driver automatically generates the requested sampling clock from the fed in reference clock. # Star-Hub The star-hub is an additional module allowing the phase stable synchronisation of up to 8 boards of a kind in one system. Independent of the number of boards there is no phase delay between all channels. The starhub distributes trigger and clock information between all boards. As a result all connected boards are running with the same clock and the same trigger. All trigger sources can be combined with a logical OR allowing all channels of all cards to be trigger source at the same time. # BaseXIO (Asynchronous I/O, enhanced timestamps) The BaseXIO option offers 8 asynchronous digital I/O lines on the base card, which are available on a separate bracket as SMB connectors. The direction can be selected by software in groups of four. This allows e.g. external equipment control or status monitoring. In addition one of the I/O lines can be used as reference clock for the Timestamp counter. #### **External Amplifiers** For the acquisition of extremely small voltage levels with a high bandwidth a series of external amplifiers is available. Each of the one channel amplifiers is working with a fixed input impedance and allows depending on the bandwidth - to select different amplification levels between x10 (20 dB) up to x1000 (60 dB). Using the external amplifiers of the SPA series voltage levels in the uV and mV area can be acquired. ## **Technical Data** ### **Analog Inputs** Resolution Input Type Programmable Input Offset ADC Differential non linearity (DNL) ADC Integral non linearity (INL) Channel selection Bandwidth filter Input Path Types Analog Input impedance Input Coupling Offset error (full speed) Gain error (full speed) Over voltage protection Over voltage protection Relative input stage delay Crosstalk 1 MHz sine signal Crosstalk 20 MHz sine signal Crosstalk 1 MHz sine signal Crosstalk 20 MHz sine signal Input Ranges Max DC voltage if AC coupling active **Trigger** Available trigger modes Trigger level resolution Triager edge Trigger delay Multi, Gate: re-arming time Pretrigger at Multi, ABA, Gate, FIFO Posttrigger Memory depth Multiple Recording/ABA segment size Trigger output delay Internal/External trigger accuracy External trigger External trigger impedance External trigger coupling Minimum trigger pulse width External trigger bandwidth DC External trigger bandwidth AC External trigger type External trigger level External trigger maximum voltage External trigger output impedance External trigger output levels External trigger output type External trigger output drive strength 12 bit Single-ended not available ADC only ≤ 1.0 LSB (input signal 10 MHz) ≤ 2.5 LSB (input signal 10 MHz) ADC only 1 or 2 channels (maximum is model dependent) software programmable activate by software 20 MHz bandwidth with 3rd order Butterworth filtering software programmable 50 $\Omega$ (HF) Path **Buffered (high impedance) Path** software programmable 50 Ω 1 M $\Omega$ | | 25 pF or 50 $\Omega$ ±500 mV, ±1 V, ±2.5 V, ±5 V ±200 mV, ±500 mV, ±1 V, ±2 V, ±5 V, ±10 V software programmable AC/DC AC/DC software programmable after warm-up and calibration ≤ 0.1% ≤ 0.1% after warm-up and calibration ≤ 1.0% ≤ 0.1% $range \le \pm 1V$ 2 Vrms $\pm 5$ V (1 M $\Omega$ ), 5 Vrms (50 $\Omega$ ) $range \geq \pm 2V$ 6 Vrms $\pm 30 \text{ V (1 M}\Omega)$ , 5 Vrms (50 $\Omega$ ) +30 V ±30 V 3 8 ns O ns not available input range ±1 V <-100 dB input range ±1 V not available ≤ -95 dB ≤-100 dB input range ±5 V ≤ -77 dB ≤-100 dB ≤ -73 dB input range ±5 V software programmable after trigger input software programmable software programmable (DC / AC) $50 \Omega / 1 M\Omega$ 50 Ω software programmable Channel Trigger, Ext0 (Analog), Ext1 (TT), Software, Window, Re-Arm, Or/And, Delay Rising edge, falling edge or both edges 0 to (8GSamples - 8) = 8589934584 Samples in steps of 8 samples ≤ 32 samples (+ programmed pretrigger) 8 up to [8192 Samples / number of active channels] in steps of 8 8 up to 4 GSamples in steps of 8(defining pretrigger in standard scope mode) 16 up to [installed memory / number of active channels] samples in steps of 8 16 up to [installed memory / 2 / active channels] samples in steps of 16 $\,$ 134 sampling clock cycles 1 sample Ext1 (X0) + Ext2 (X1) ExtO (Tra) 50 $\Omega$ /1 M $\Omega$ || 25 pF $10 \text{ k}\Omega$ to 3.3 VAC or DC fixed DC ≥ 2 samples $\geq 2$ samples DC to 200 MHz / 150 MHz DC to 125 MHz 20 kHz to 200 MHz TTI level Window comparator, ±5 V 2 levels $\pm 5 \text{V}$ in steps of 1 mV fixed: Low: $\leq$ 0.8 V, High: $\geq$ 2.0 V -0.3 V to +5.5V 5V rms (50 $\Omega$ ), ±30V (1 $M\Omega$ ) input only 50 O Low: ≤0.4 V, High: ≥2.4 V input only input only 3.3 V LVTTL.TTL compatible for high impedance input only Capable of driving 50 $\Omega$ loads, ±64 mA output #### Clock Clock Modes software programmable internal, external reference clock, sync Internal clock accuracy ≤ ±32 ppm Internal clock setup granularity 1 Hz (except the clock setup gaps shwon below) 70 MHz to 72 MHz, 140 MHz to 144 MHz, 281 MHz to 287 MHz clock not programmable Clock setup range gaps External reference clock range software programmable $\geq$ 10 MHz and $\leq$ 1 GHz (fix at runtime) External reference clock setup granilarity 1 kHz External clock input impedance software programmable $50~\Omega$ fixed External clock input coupling AC coupling External clock input edge Rising edge External clock input to internal ADC clock delay 3.7 ns (8.2 ns if synchronization is used) External clock input type Single-ended, sine wave or square wave External clock input swing 0.3 V peak-peak up to 3.0 V peak-peak External clock input max DC voltage ±30 V (with max 3.0 V difference between low and high level) External clock input duty cycke requirement 40% to 60% External clock output type Single-ended, 3.3V LVPECL External clock output coupling AC coupling 8 up to [128k - 8] in steps of 8 ABA mode clock divider for slow clock software programmable | | M3i.3220 | M3i.3221 | M3i.3240 | M3i.3242 | |--------------------------------------------|----------|----------|----------|----------| | min sampling clock | 9 MS/s | 9 MS/s | 9 MS/s | 9 MS/s | | max internal clock (1 channel active) | 250 MS/s | 250 MS/s | 500 MS/s | 500 MS/s | | max internal clock (2 channels active) | n.a. | 250 MS/s | n.a. | 250 MS/s | | lower bandwidth limit (DC coupling) | 0 Hz | 0 Hz | 0 Hz | 0 Hz | | lower bandwidth limit (AC coupled, 50 Ohm) | <30 kHz | <30 kHz | <30 kHz | <30 kHz | | lower bandwidth limit (AC coupled, 1 MOhm) | <2 Hz | <2 Hz | <2 Hz | <2 Hz | | -3 dB bandwidth (buffered path) | 90 MHz | 90 MHz | 125 MHz | 125 MHz | | -3 dB bandwidth (50 ohm path) | 125 MHz | 125 MHz | 250 MHz | 250 MHz | | -3 dB bandwidth (BW limit enabled) | 20 MHz | 20 MHz | 20 MHz | 20 MHz | # Multi Purpose I/O lines (front-plate) Number of multi purpose lines Input: available signal types software programmable Trigger-In, Asynchronous Digital-In, Synchrounous Digital-In, Timestamp Reference Clock Input: impedance $10 \text{ k}\Omega$ to 3.3 VInput: maximum voltage level -0.3 V to +5-5V Input: signal levels Low: ≤0.8 V, High: ≥2.0 V Output: available signal types Asynchronous Digital-Out, Trigger Output, Run, Arm software programmable Output: impedance 50 Ω Low: ≤0.4 V, High: ≥2.4 V Output: signal levels Output: type 3.3 V LVTTL, TTL compatible for high impedance loads Output: drive strength Capable of driving 50 $\Omega$ loads, maximum strength ±64 mA #### **BaseXIO Option** BaseXIO modes software programmable Asynch digital I/O, 2 additional trigger, timestamp reference clock, timestamp digital inputs BaseXIO direction software programmable Each 4 lines can be programmed in direction BaseXIO input TTL compatible: Low $\leq$ 0.8 V, High $\geq$ 2.0 V 4.7 kOhm towards 3.3 V BaseXIO input impedance BaseXIO input maximum voltage -0.5 V up to +5.5 V 3 3 V IVTII BaseXIO output type BaseXIO output levels TTL compatible: Low $\leq 0.4$ V, High $\geq 2.4$ V BaseXIO output drive strength 32 mA maximum current, no 50 $\Omega$ loads ### **Connectors (Standard Card)** Analog Inputs 3 mm SMB male (one for each single-ended input) Cable-Type: Cab-3f-xx-xx 1 x MMCX female (one connector) Cable-Type: Cab-1 m-xx-xx Trigger ExtO Input Clock Input/Output 2 x MMCX female (two connectors) Cable-Type: Cab-1 m-xx-xx Multi Purpose XO and X1 2 x MMCX female (two connectors) Cable-Type: Cab-1 m-xx-xx Option BaseXIO 8 x 3 mm SMB male on extra bracket, internally 8 x MMCX female # Connectors (Option M3i.xxxx-SMA) Analoa Inputs SMA female (one for each single-ended input) Cable-Type: Cab-3mA-xx-xx Trigger, Clock I/O, Multi Purpose XO 2 x SMA female (two connectors) signals specified at order time Cable-Type: Cab-3mA-xx-xx Option BaseXIO $8 \times 3$ mm SMB male on extra bracket, internally $8 \times MMCX$ female #### Connectors (Option M3i.xxxx-SMAM) Analog Inputs SMA female (one for each single-ended input) Cable-Type: Cab-3mA-xx-xx Trigger Ext0 Input 1 x MMCX female (one connector) Cable-Type: Cab-1 m-xx-xx Clock Input/Output 2 x MMCX female (two connectors) Cable-Type: Cab-1 m-xx-xx Multi Purpose XO and X1 2 x MMCX female (two connectors) Cable-Type: Cab-1 m-xx-xx Option BaseXIO $8 \times 3 \text{ mm}$ SMB male on extra bracket, internally $8 \times \text{MMCX}$ female ## **Environmental and Physical Details** Dimension (PCB only) 312 mm x 107 mm (full PCI length) Width (Standard or star-hub 4) 1 full size sl Width (star-hub 8) Width (with option BaseXIO) Weight plain card additionally back of adjacent neighbour slots additionally extra bracket on neighbour slot 320 g Weight plain card + option SH4 380g Weight plain card + option SH8 400g Warm up time 10 minutes Operating temperature 0°C to 50°C Storage temperature -10°C to 70°C Humidity 10% to 90% ### PCI/PCI-X specific details PCI / PCI-X bus slot type 32 bit 33 MHz or 32 bit 66 MHz PCI / PCI-X bus slot compatibility 32/64 bit, 33-133 MHz, 3,3 V and 5 V I/O Sustained streaming mode > 245 MB/s (in a PCI-X slot clocked at 66 MHz or higher) ## **PCI Express specific details** PCIe slot type x1 Generation 1 PCIe slot compatibility x1/x4/x8/x16 (Some x16 PCIe slots are for graphic cards only and can not be used) Sustained streaming mode > 160 MB/s ## **Certification, Compliance, Warranty** EMC Immunity Compliant with CE Mark EMC Emission Compliant with CE Mark Product warranty 5 years starting with the day of delivery Software and firmware updates Life-time, free of charge ## **Power Consumption** | | PCI / PCI-X | | | PCI EXE | PRESS | | |-----------------------------------------|-------------|-------|--------|---------|-------|--------| | | 3.3 V | 5 V | Total | 3.3V | 12V | Total | | M3i.32x0, 32x1 (256 MS memory) | 2.9 A | 2.0 A | 19,6 W | 0.4 A | 1.8 A | 22.9 W | | M3i.32x2 (256 MS memory) | 2.9 A | 2.0 A | 19.6 W | 0.4 A | 1.8 A | 22.9 W | | M3i.32x2 (2 GSamples memory), max power | 3.0 A | 3.0 A | 24.9 W | 0.4 A | 2.5 A | 31.3 W | 1 - -- ---- # **MTBF** MTBF 200000 hours # **Dynamic Parameters** | | M3i.3242 and M3i.3240, 1 channel 500 MS/s | | | | | | | | | | | | | |------------------------------|-------------------------------------------|--------------|-------|--------|--------|-------|--------|-------------------------|-------|--------|------------------------|-------|--| | Input Path | HF path, AC coupled, fixed 50 Ohm | | | | | | | Buffered path, BW limit | | | Buffered path, full BW | | | | Test signal frequency | 9 MHz | | | 40 MHz | 70 MHz | 9 MHz | | | 9 MHz | 40 MHz | 70 MHz | | | | Input Range | ±500mV | ±1V | ±2.5V | ±5V | ±1V | ±1V | ±200mV | ±500mV | ±1V | ±1V | ±1V | ±1V | | | RMS Noise (zero level) | | < 1.9 LSB | | | | | | < 1.3 LSB | | | < 1.6 LSB | | | | THD (typ) (dB | -72.0 | -72.5 | -73.4 | -73.0 | -71.8 | -67.5 | -68.4 | -70.3 | -67.1 | -64.2 | -54.5 | -49.3 | | | SNR (typ) (dB) | 62.4 | 63.1 | 62.2 | 62.6 | 62.7 | 62.5 | 62.3 | 62.6 | 62.9 | 62.4 | 62.0 | 61.7 | | | SFDR (typ), excl. harm. (dB) | 81.0 | 85.3 | 84.0 | 84.2 | 80.0 | 82.5 | 78.7 | 78.5 | 79.1 | 81.2 | 76.2 | 76.0 | | | SFDR (typ), incl. harm. (dB) | 74.8 | <i>7</i> 6.1 | 75.8 | 76.8 | 75.0 | 68.8 | 70.4 | 73.0 | 70.3 | 68.0 | 56.5 | 50.0 | | | SINAD/THD+N (typ) (dB) | 62.0 | 62.6 | 61.9 | 62.3 | 62.2 | 61.5 | 61.3 | 61.9 | 61.6 | 60.3 | 54.0 | 49.2 | | | ENOB based on SINAD (bit) | 10.0 | 10.1 | 10.0 | 10.0 | 10.0 | 9.9 | 9.9 | 10.0 | 10.0 | 9.7 | 8.7 | 7.9 | | | ENOB based on SNR (bit) | 10.1 | 10.2 | 10.1 | 10.1 | 10.1 | 10.1 | 10.0 | 10.1 | 10.1 | 10.1 | 10.0 | 10.0 | | | | M3i.3221 and M3i.3220, 1 or 2 channels 250 MS/s | | | | | | | | | | | | | |------------------------------|-------------------------------------------------|-------|-------|--------|--------|-------|-----------|-------------------------|-------|-----------|------------------------|-------|--| | Input Path | HF path, AC coupled, fixed 50 Ohm | | | | | | | Buffered path, BW limit | | | Buffered path, full BW | | | | Test signal frequency | 9 MHz | | | 40 MHz | 70 MHz | 9 MHz | | | 9 MHz | 40 MHz | 70 MHz | | | | Input Range | ±500mV | ±1V | ±2.5V | ±5V | ±1V | ±1V | ±200mV | ±500mV | ±1V | ±1V | ±1V | ±1V | | | RMS Noise (zero level) | < 1.2 LSB | | | | | | < 1.1 LSB | | | < 1.3 LSB | | | | | THD (typ) (dB | -70.3 | -70.1 | -70.2 | -70.7 | -70.7 | -65.0 | -68.0 | -69.1 | -67.2 | -63.8 | -54.8 | -52.2 | | | SNR (typ) (dB) | 63.8 | 63.8 | 63.5 | 63.6 | 63.7 | 63.4 | 63.1 | 63.6 | 63.6 | 63.5 | 63.5 | 63.2 | | | SFDR (typ), excl. harm. (dB) | 80.6 | 80.5 | 80.4 | 80.4 | 80.4 | 79.5 | 79.9 | 80.0 | 80.2 | 78.3 | 80.2 | 79.8 | | | SFDR (typ), incl. harm. (dB) | 73.0 | 72.5 | 72.6 | 73.2 | 72.5 | 65.5 | 70.4 | 71.7 | 70.2 | 67.4 | 56.3 | 52.1 | | | SINAD/THD+N (typ) (dB) | 62.9 | 62.9 | 62.7 | 62.9 | 62.9 | 61.2 | 62.0 | 62.5 | 62.1 | 60.8 | 54.5 | 52.2 | | | ENOB based on SINAD (bit) | 10.2 | 10.2 | 10.1 | 10.2 | 10.2 | 9.9 | 10.0 | 10.1 | 10.0 | 9.8 | 8.8 | 8.4 | | | ENOB based on SNR (bit) | 10.3 | 10.3 | 10.3 | 10.3 | 10.3 | 10.3 | 10.2 | 10.3 | 10.3 | 10.3 | 10.3 | 10.2 | | A pure sine wave with > 99% amplitude of input range is measured with 50 ohms termination. SNR and RMS noise parameters may differ depending on the quality of the used PC. SNR = Signal to Noise Ratio, THD = Total Harmonic Distortion, SFDR = Spurious Free Dynamic Range, SINAD = Signal Noise and Distortion, ENOB = Effective Number of Bits. For a detailed description please see application note 002. # Hardware block diagram Order Information The card is delivered with 256 MSample on-board memory and supports standard acquisition (Scope), FIFO acquisition (streaming), Multiple Recording, ABA mode and Timestamps. Operating system drivers for Windows/Linux 32 bit and 64 bit, examples for C/C++, LabVIEW (Windows), MATLAB (Windows and Linux), LabWindows/CVI, IVI, .NET, Delphi, Visual Basic, Java, Python and a Base license of the oscilloscope software SBench 6 are included. Drivers for other 3rd party products like VEE or DASYLab may be available on request. # Adapter cables are not included. Please order separately! | PCI Express (PCIe) | PCI Express | PCI/PCI-X | Standard men | n 1 channel | 2 channels | | | | | | | | |--------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------|---------------------------------|-------------------------------------------------|--|--|--|--|--| | PCI/PCI-X | M3i.3220-exp | M3i.3220 | 256 MSample | e 250 MS/s | | | | | | | | | | | M3i.3221-exp | M3i.3221 | 256 MSample | e 250 MS/s | 250 MS/s | | | | | | | | | | M3i.3240-exp | M3i.3240 | 256 MSample | e 500 MS/s | | | | | | | | | | | M3i.3242-exp | M3i.3242 | 256 MSample | e 500 MS/s | 250 MS/s | | | | | | | | | <u>Memory</u> | Order no. | Option | Option | | | | | | | | | | | <u></u> | M3i.xxxx-512MS | | grade to 512 MSc | ample (1 GB) total me | emory | | | | | | | | | | M3i.xxxx-1GS | | - | ole (2 GB) total mem | | | | | | | | | | Ontions | Order no. | Ontion | Option | | | | | | | | | | | <u>Options</u> | M3i.xxxx-SH4 | | Synchronization Star-Hub for up to 4 cards, only 1 slot width | | | | | | | | | | | | M3i.xxxx-SH8 | | Synchronization Star-Hub for up to 8 cards, 2 slots width | | | | | | | | | | | | M3i.xxxx-bxio | | Option BaseXIO: 8 digital I/O lines usable as asynchronous I/O and timestamp ref-clock, additional | | | | | | | | | | | | M3i.xxxx-SMA | | h 8 SMB connector | | o control signals (fix | ad at ardar timal: | | | | | | | | | MOI.XXXX-OMA | - SMA conr | ection XA: Trigger- | In <b>or</b> Trigger-Out/M<br>In <b>or</b> Clock In <b>or</b> Clo | ulti Purpose XO | ea ai oraei iiiiej. | | | | | | | | | M3i.xxxx-SMAM | Option SM | 7.7 | ıll analog inputs + M | MCX connections for | all control signals (c | lock I/O, | | | | | | | | M3i-upgrade | | | | M3i.xxxx-1GS, -bxio | , -SH4, SH8 or SMA | connec- | | | | | | | Services | Order no. | | | | | | | | | | | | | <u>Jei vices</u> | Recal | Recalibration | on at Spectrum incl | . calibration protoco | | | | | | | | | | | Nocui | | Order no. | . campramen presect | | | | | | | | | | Standard Cables | andard Cables | | | • | | | | | | | | | | | for Connections | | o BNC male | to BNC female | to SMA male | to SMA female | to SMB female | | | | | | | | Standard inputs Standard inputs | | Cab-3f-9m-80<br>Cab-3f-9m-200 | Cab-3f-9f-80<br>Cab-3f-9f-200 | Cab-3f-3mA-80<br>Cab-3f-3mA-200 | Cab-3f-3fA-80<br>Cab-3f-3fA-200 | | | | | | | | | Probes (short) | 5 cm | Cub-01-7111-200 | Cab-3f-9f-5 | Cub-51-5111/A-200 | Cub-51-51A-200 | | | | | | | | | Trigger/Clock/Extra | | Cab-1 m-9 m-80 | Cab-1 m-9f-80 | Cab-1m-3mA-80 | Cab-1 m-3fA-80 | Cab-1 m-3f-80 | | | | | | | | Trigger/Clock/Extra | 200 cm | Cab-1 m-9m-200 | Cab-1 m-9f200 | Cab-1 m-3 mA-200 | Cab-1 m-3fA-200 | Cab-1 m-3f-200 | | | | | | | | SMA Option | | Cab-3mA-9m-80 | Cab-3mA-9f-80 | | | | | | | | | | | SMA Option<br>Information | | Cab-3mA-9m-200 | Cab-3mA-9f-200 | Leables and have a | nominal attenuation | of 0.3 dB/m at 100 MHz and | | | | | | | | mormanon | 0.5 dB/m d | at 250 MHz. For hi | | recommend the low | | HF together with the SMA con- | | | | | | | Low Loss Cables | Order no.s | Option | | | | | | | | | | | | LOW LOSS CUDIES | CHF-3mA-3mA-200 | | bles SMA male to | SMA male 200 cm | | | | | | | | | | | CHF-3mA-9m-200 | Low loss co | bles SMA male to | BNC male 200 cm | | | | | | | | | | | Information | | | | | | B/m at 500 MHz and ove. Card SMA connectors are | | | | | | | | | | | | i.xxxx-SMA or M3i.x | | | | | | | | | <u>Amplifiers</u> | Order no. | Bandwidth | Connection | Input Impedo | ance Coupling | Amplification | | | | | | | | | SPA.1841 (2) | 2 GHz | SMA | 50 Ohm | AC | ×100 (40 dB) | | | | | | | | | SPA. 1801 (2) | 2 GHz | SMA | 50 Ohm | AC | ×10 (20 dB) | | | | | | | | | SPA. 1601 (2) | 500 MHz | BNC | 50 Ohm | DC | ×10 (20 dB) | | | | | | | | | SPA.1412 (2) | 200 MHz | BNC | 1 MOhm | AC/DC | x10/x100 (20/4 | | | | | | | | | SPA.1411 (2) | 200 MHz | BNC | 50 Ohm | AC/DC | x10/x100 (20/4 | • | | | | | | | | SPA.1232 (2) | 10 MHz | BNC | 1 MOhm | AC/DC | x100/x1000 (40) | • | | | | | | | | SPA. 1231 (2)<br>Information | 10 MHz | BNC | 50 Ohm | AC/DC | x100/x1000 (40) | nanually adjustable offset, man- | | | | | | | | illorination | ually switch | able settings. An e | xternal power supply | y for 100 to 240 VAC<br>natching the connected | C is included. Please | be sure to order an adapter | | | | | | | Software SBench6 | Order no. | | | | | | | | | | | | | | SBench6 | Base versio | n included in delive | ery. Supports standa | rd mode for one card | d. | | | | | | | | | SBench6-Pro | Professional version for one card: FIFO mode, export/import, calculation functions Option multiple cards: Needs SBench6-Pro. Handles multiple synchronized cards in one system. Please ask Spectrum for details. | | | | | | | | | | | | | SBench6-Multi<br>Volume Licenses | | | | | | | | | | | | | | | i leuse usk | opecinent for detail | J. | | | | | | | | | | Software Options | Order no. | D | 0 ( | IANI | f 140: (140: (1 | 4: (1.1.4 (1.1.2 | | | | | | | | | Spc-RServer Remote Server Software Package - LAN remote access for M2i/M3i/M4i/M4x/M2p cards | | | | | | | | | | | | ## Technical changes and printing errors possible $<sup>^{(1)}</sup>$ : Just one of the options can be installed on a card at a time. $^{(2)}$ : Third party product with warranty differing from our export conditions. No volume rebate possible. National Instruments Corporation.MATLAB is a trademark/registered trademark of The Mathworks, Inc.Keysight VEE, VEE Pro and VEE OneLab are trademarks/registered trademarks of Keysight Technologies, Inc.FlexPro is a registered trademark of Weisang GmbH & Co. KG. PCIe, PCI Express and PCI-X and PCI-XIG are trademarks of PCI-SIG. LXI is a registered trademark of the LXI Consortium. PICMG and CompactPCI are trademarks of the PCI Industrial Computation Manufacturers Group. Oracle and Java are registered trademarks of Oracle and/or its affiliates. Intel and Intel Xeon are trademarks or registered trademarks of Intel Corporation. AMD and Opteron are trademarks or registered trademarks of Advanced Micro Devices.